# Combinational Logic Design



Oleh: Ahmad Zaini

EC.184405 Rangkaian Digital dan Lab

Teknik Komputer

FTEIC - ITS

### Combinational Circuit

Type of Digital circuit which the output is produced only depended on input combination at the certain time. This type of circuit isn't depended on output feedback or previous input. The time delay associated with the process will be neglected



### Type of Combinational Digital Circuit

- Arithmetic-type circuit
  - ADDERs
  - SUBTRACTORs
  - MULTIPLIERs
  - DIVIDERS
  - COMPARATORS
  - PARITY GENERATORs and Error Detectors

- Multipurpose Circuit
  - DECODERs and ENCODERs
  - CODE CONVERTERS
  - MULTIPLEXERs and DEMULTIPLEXERs
  - Asynchronous SHIFTER
  - Arithmetic Logic Units (ALUs)
  - Read Only Memories (ROMs)
  - Programmable Logic Array (PLAa and PALs)

### Design Procedures

Part 1. Understand the device; Describe the function of the device; clearly indicate its (I/O) specification, and construct its block diagram

Part 2. State The Algorithms; Indicate all algorithms binary manipulation necessary for the design

Part 3. Construct the Truth Table; Construct a truth table that details the I/O relationship. The Truth Table usually in positive logic form

Part 4. Obtain the output Function; Map and Minimize (or reduce) or read directly, the information in the truth table to obtain the logic expression for the output

Part 5. Construct the logic Diagram; Use either a gate or modular level approach (or both) to implement the logic expression. Implement from output to input and take into account any required MIXED LOGIC I/O condition.

Part 6. Check The Result; Check the final logic circuit at the functional or logic level

### Adder; Half Adder (HA)

Single bit adder which perform an addition operation of two single bit input

Augend bit A; Addend bit B; SUM (S) result and Carry out (Co)



| Α          | 0          | 0          | 1          | 1          |
|------------|------------|------------|------------|------------|
| <u>+ B</u> | <u>+ 0</u> | <u>+ 1</u> | <u>+ 0</u> | <u>+ 1</u> |
| Co S       |            | 01         | 01         | 10         |

| A | В | S | Со |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 1  |



### Adder; Full Adder (FA)

Single bit adder which perform an addition operation of three single bit input

Augend bit A; Addend bit B; Carry in (Ci) SUM (S) result and Carry out (Co)



| 0          | 0          | 1            | 1                                                     |
|------------|------------|--------------|-------------------------------------------------------|
| 0          | 0          | 1            | 1                                                     |
| <u>+ 0</u> | <u>+ 1</u> | <u>+ 0</u>   | <u>+ 1</u>                                            |
| 0 0        | 01         | 10           | 11                                                    |
|            | 0 + 0      | 0 0<br>+0 +1 | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ |

| A | В | Ci | S | Со |
|---|---|----|---|----|
| 0 | 0 | 0  | 0 | 0  |
| 0 | 0 | 1  | 1 | 0  |
| 0 | 1 | 0  | 1 | 0  |
| 0 | 1 | 1  | 0 | 1  |
| 1 | 0 | 0  | 1 | 0  |
| 1 | 0 | 1  | 0 | 1  |
| 1 | 1 | 0  | 0 | 1  |
| 1 | 1 | 1  | 1 | 1  |



### Full Subtractor

Single bit Substractor which perform a substraction operation of three single bit input

Minuend bit A; Substrahend bit B; Borrow in (Bi)
Difference (D) result and Borrow out (Bo)



| A | В | Bi | D | Во |
|---|---|----|---|----|
| 0 | 0 | 0  | 0 | 0  |
| 0 | 0 | 1  | 1 | 1  |
| 0 | 1 | 0  | 1 | 1  |
| 0 | 1 | 1  | 0 | 1  |
| 1 | 0 | 0  | 1 | 0  |
| 1 | 0 | 1  | 0 | 0  |
| 1 | 1 | 0  | 0 | 0  |
| 1 | 1 | 1  | 1 | 1  |

### Comparators

#### Comparing the value of two inputs

n inputs A ( $A_{0..n-1}$ ) and B ( $B_{0..n-1}$ ); output A>B, A<B and A=B; Enable (E)



| $A_1$ | $A_{o}$ | $B_1$ | $B_{0}$ | A < B | A=B | A>B |
|-------|---------|-------|---------|-------|-----|-----|
| 0     | 0       | 0     | 0       | 0     | 1   | 0   |
| 0     | 0       | 0     | 1       | 1     | 0   | 0   |
| 0     | 0       | 1     | 0       | 1     | 0   | 0   |
| 0     | 0       | 1     | 1       | 1     | 0   | 0   |
| 0     | 1       | 0     | 0       | 0     | 0   | 1   |
| 0     | 1       | 0     | 1       | 0     | 1   | 0   |
| 0     | 1       | 1     | 0       | 1     | 0   | 0   |
| 0     | 1       | 1     | 1       | 1     | 0   | 0   |
| 1     | 0       | 0     | 0       | 0     | 0   | 1   |
| 1     | 0       | 0     | 1       | 0     | 0   | 1   |
| 1     | 0       | 1     | 0       | 0     | 1   | 0   |
| 1     | 0       | 1     | 1       | 1     | 0   | 0   |
| 1     | 1       | 0     | 0       | 0     | 0   | 1   |
| 1     | 1       | 0     | 1       | 0     | 0   | 1   |
| 1     | 1       | 1     | 0       | 0     | 0   | 1   |
| 1     | 1       | 1     | 1       | 0     | 1   | 0   |

### Decoder

#### Activating on of 2<sup>n</sup> output every unique input pattern

n inputs  $(I_{0..n-1})$ ;  $2^n$  Outputs  $(Y_{0...2}^n_{-1})$ ; Enable (E)



| $I_2$ | $I_1$ | $I_{0}$ | $Y_0$ | $Y_1$ | $Y_2$ | $Y_3$ | $Y_4$ | $Y_5$ | $Y_6$ | $Y_7$ |
|-------|-------|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0       | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0     | 0     | 1       | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0     | 1     | 0       | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     |
| 0     | 1     | 1       | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0     |
| 1     | 0     | 0       | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |
| 1     | 0     | 1       | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     |
| 1     | 1     | 0       | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 1     | 1     | 1       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     |

### Combinational Logic Design with Decoders





# Multiplexer

Selecting one of many data input lines for transmission to one or some destination

```
2^n inputs (I_{0...2}^n_{-1}); n selectors (S_{0..n-1});
Enable (E), 1 output (Y);
```



| $S_1$ | $S_{o}$ | Y            |
|-------|---------|--------------|
| 0     | 0       | $I_{\theta}$ |
| 0     | 1       | $I_1$        |
| 1     | 0       | $I_2$        |
| 1     | 1       | $I_3$        |

### Combinational Digital Design with Mux/Dmux





### Array Logic - ROMs



# PLA (Programmable Logic Array)

 $n \times p \times m$ 

n = Number of Inputs

p = Number of Product Terms

m = Number of Sum Terms / Outputs



### Combinational Digital Design with ROM

$$f(A,B,C) = \sum (0,1,4,7)$$



### Combinational Digital Design with PLA

$$f(A, B, C) = \sum (0,1,4,7)$$
$$n \times p \times m$$

$$3 \times 4 \times 4$$



$$f(A,B,C) = ABC + \bar{A}\bar{B} + \bar{B}\bar{C}$$

$$X_0 \qquad X_1 \qquad X_2$$

### Combinational Digital Design with PLA

$$f(A, B, C) = \sum (0,1,4,7)$$

$$3 \times 4 \times 4$$

$$f(A, B, C) = ABC + \bar{A}\bar{B} + \bar{B}\bar{C}$$

$$X_0 \qquad X_1 \qquad X_2$$

